- b) With the help of a neat diagram explain the working of Counter type A/D converter circuit and also discuss the drawbacks of this converter in brief.
- c) Calculate the storage capacity of a certain memory (in MB) if it has 20 address lines, 8 input data lines and 8 output data lines?
- 8. a) What is Decoder? Explain it with a block diagram and design a 4-16 line decoder using only 2-4 line decoders.
  - b) Implement the following logic function using a multiplexer having three select lines.

$$F(A,B,C,D) = \overline{A}.B + \overline{B}.C + C.\overline{D}$$

c) Find out the resulting output Q(t) of the flip-flop for <u>next 6</u> [2 <u>clock pulses</u> assuming initial condition (Q=1 and  $\overline{Q}=0$ ) for the following circuit.



Figure-8(c)

XXXXX

Pass mard - B9V8Q. http://10.0.2.41/kiitoes.asp.





14

[2

14

[4



#### SPRING END SEMESTER EXAMINATION-2015

4th Semester B.Tech & B.Tech Dual Degree

#### **DIGITAL ELECTRONIC CIRCUITS (EC-2009)**

(Regular-2013 Admitted Batch)

Full Marks: 60

Time: 3 Hours

V.V. Important

Answer any SIX questions including Question No.1 which is compulsory.

The figures in the margin indicate full marks.

Candidates are required to give their answers in their own words as far as practicable and all parts of a question should be answered at one place only.

- 1. a) Define 'Positive Logic system' and 'Negative Logic system' [1 × 10 system.
  - b) Perform following arithmetic:
    - (i) BCD subtraction (754 567)
    - (ii) (-13) (-7) using 2's complement method.
  - c) Implement 1-bit Magnitude Comparator using 2:4 decoder (having active HIGH output lines) and one OR gate.
  - d) What is the difference between SRAM and DRAM?
  - e) Differentiate between the Synchronous and Asynchronous input terminals of flip-flop, explain with the help of J-K flip-flop.
  - f) Why Asynchronous counters are slow compared with Synchronous counters? Explain in brief.
  - g) Draw the state diagram of T flip-flop using Moore model.
  - 'Fan-out of CMOS logic is very high compared with TTL and ECL logic families', Justify.





For a 4-bit successive approximation analog to digital converter if input analog voltage is 7.5V and clock frequency is 5MHz then calculate its conversion time.

[4

[4

[2

[4

[2

- a) Design a shift register using D-flip flop, which could be used to design MOD-6 Johnson counter. Explain its operation briefly.
  - b) Obtain the minimized expression for the following 4-varible Boolean expression using K-map method and implement the minimized expression using <u>NAND gates only</u>.

$$F(P,Q,R,S) = \sum m(2,3,7,8,10,13) + d(9,11,15)$$

- c) Draw the circuit diagram of a CMOS Inverter and explain its operation in brief.
- 3. a) Simplify the given logic circuit and implement the simplified expression using **only NOR gates**.





- b) Design a Combinational circuit using only 2-input XOR & OR gates which takes 4-bit binary data as input and generates 2's complement of the input data.
- c) Define 'Noise-Margin'. If the noise-margin of 1st logic family is 2.5V and for 2nd it is 1.5V then which one of these logic families is better, explain in brief.

4. a) Design a synchronous sequential circuit using T-flip flop which produces an output Z = 1, whenever the following input sequence '0110' occurs. (Assume overlapping is allowed and use Mealy Model)

16

4

[4

[2

[4

[4

[2

- b) With the help of a neat diagram, explain the working of a TTL NAND gate with Open-Collector Output and also mention the disadvantages of this configuration.
- 5. a) Using T Flip-Flops design a MOD-6, Asynchronous, Up counter. [4
  - b) What is Priority Encoder? Design a 4:2 Priority Encoder such that the order of priority of the decimal inputs is given as  $\mathbf{D_0} > \mathbf{D_1} > \mathbf{D_2} > \mathbf{D_3}$ , where all  $\mathbf{D_i}$ 's are inputs to the priority encoder.
  - c) Differentiate between MROM & PROM.
- 6. a) Design a 2-bit Magnitude Comparator using two 1-bit Magnitude Comparator modules and additional basic gates.
  - b) Design a Synchronous counter that goes through states 0, 1, 2, 5, 6, 7, 0, 1... using J-K Flip-Flops.
  - c) For the circuit given, in Figure-6(c), identify the Boolean function 'F' implemented with the 4x1 MUX and implement the function using minimum number of XOR gates only.



Figure-6(c)

7. a) Design a J-K Flip-Flop using a T Flip-Flop and basic gates. [4]







Spring End Semester Examination-2015

Digital Electronic Circuits [EC-2009]

B.Tech (Regular)

1)a) Positive Logic System: A positive logic system is one in which the higher of the two voltage levels represents Logic '1', and the lower of the two voltage levels represents Logic '0'.

<u>Negative Logic System:</u> A negative logic system is one in which the higher of the two voltage levels represents Logic '0' and the lower of the two voltage levels represents Logic '1'.

b) (i) BCD subtraction (754 – 567)

- (ii) (-13) (-7) = (-6) using 2's complement method.
  - (-13) in 2's complement form = 10011
    - (-7) in 2's complement form = 11001

2's complement of '11001' = 00111

Now (10011) + (00111) = 11010 = (-6) in 2's complement form

c) 1-bit Magnitude Comparator using 2:4 decoder (having active HIGH output lines) and one OR gate:



|     | SRAM                                            | DRAM                              |
|-----|-------------------------------------------------|-----------------------------------|
| (1) | Available in both bipolar and MOS technologies. | Available only in MOS technology. |
| (2) | Use latches for storage                         | Use capacitors for storage        |
| (3) | No refreshing is required                       | Refreshing is required            |

Synchronous in the trust be used in conjunction with a clock signal to trigger the flip-flop while asynchronous input of the flip-flop output independently of the clock signal.

For example, In J-K flip-flop,

CLR & PRESET: asynchronous input

J&K: synchronous input

Asynchronous counters are slower than synchronous counters because of the delay in the transmission of the pulses from flip-flop to flip-flop. With a synchronous circuit, all the bits in the count change synchronously with the assertion of the clock.

## State diagram of T flip-flop using Moore model:



- In CMOS logic family MOSFETs are used which leads to high Fan-Out because MOSFET is voltage controlled device, so required current from the driver gate is very less (theoretically zero).
- i) PLA(Programmable Logic Array): In Programmable logic array (PLA), both the AND and OR arrays can be programmed. The product terms in the AND array may be shared by any OR gate to provide the required sum of products implementation. It is the most flexible PLD.
  - PAL(Programmable Array Logic): The programmable array logic (PAL) has a fused programmable AND array and a fixed OR array. The AND gates are programmed to provide the product terms for the Boolean functions that are logically summed in each OR gate.
- Conversion time for a N-bit successive approximation analog to digital converter = N x T<sub>elk</sub> where, T<sub>clk</sub>: Time period of clock

here  $N = 4 \& T_{clk} = 1/f_{clk} = 1/5MHz = 0.2 \mu s$ 

So, Conversion time =  $4 \times 0.2 \mu s = 0.8 \mu s$ 

- 2) a) Type of Shift Register: SIPO shift register
  No. of bits = Modulus of Johnson counter/2= 6/2= 3
  - Explanation: Working in brief

Circuit Diagram:





3-bit SIPO shift register







# <u>K-map</u> [2]

# Circuit diagram

[1]

Expression:  $F(P, Q, R, S) = P\overline{Q} + PS + RS + \overline{Q}R$ 

[1]

# 2) c) CMOS Inverter:

## Circuit Diagram:

[1]



Explanation: Explanation of working in brief

[1]

# 3) a) Simplified Boolean expression of the given circuit is $F = \overline{BC}$

[2]

[1.5]

Implementation of the simplified expression using only NOR gates

[2]



3) b) A: A<sub>4</sub> A<sub>3</sub> A<sub>2</sub>A<sub>1</sub> (4-bit binary data)

B: B<sub>4</sub> B<sub>3</sub> B<sub>2</sub>B<sub>1</sub> (2's complement of input binary data)
TRUTH TABLE:

| A <sub>4</sub> | A <sub>3</sub> | $A_2$ | BLE            |                | D     | 7              | ID |
|----------------|----------------|-------|----------------|----------------|-------|----------------|----|
| 0              | 0              | 0     | A <sub>1</sub> | B <sub>4</sub> | $B_3$ | B <sub>2</sub> | Bı |
| 0              | 0              | 0     |                | 0              | 0     | 0              | 0  |
| 0              |                |       | 1              | 1              | 1     | 1              | 1  |
|                | 0              | 1     | 0              | 1              | 1     | 1              | 0  |
| 0              | 0              | 1     | 1              | 1              | 1     | 0              | 1  |
| 0              | 1              | 0     | 0              | 1              | 1     | 0              | 0  |
| 0              | 1              | 0     | 1              | 1              | 0     | 1              | 1  |
| 0              | 1              | 1     | 0              | 1              | 0     | 1              | 0  |
| 0              | 1              | 1     | 1              | 1              | 0     | 0              | 1  |
| 1              | 0              | 0     | 0              | 1              | 0     | 0              | 0  |
| 1              | 0              | 0     | 1              | 0              | 1     | 1              | 1  |
| 1              | 0              | 1     | 0              | 0              | 1     | 1              | 0  |
| 1              | 0              | 1     | 1              | 0              | 1     | 0              | 1  |
| 1              | 1              | 0     | 0              | 0              | 1     | 0              | 0  |
| 1              | 1              | 0     | 1              | 0              | 0     | 1              | 1  |
| 1              | 1              | 1     | 0              | 0              | 0     | 1              | 0  |
| 1              | 1              | 1     | 1              | 0              | 0     | 0              | 1  |

From K-map:

$$B_4 = A_4 \oplus (A_3 + A_2 + A_1)$$
 [0.5]

$$B_3 = A_3 \oplus (A_2 + A_1)$$

$$B_2 = A_2 \oplus A_1$$
[0.5]
[0.25]

$$B_1 = A_1$$
 [0.25]

Circuit Diagram:

[1.5]



- 3) c) Noise Margin is the maximum noise signal that can be added to the input signal of a digital circuit without
  - causing an undesirable change in the circuit output.

     1<sup>st</sup> logic family is better than 2<sup>nd</sup> logic family (Higher Noise Margin leads to better noise [1] immunity) [1]

# 4) a) Synchronous sequential circuit to detect the sequence '0110':

State Diagram: [1.5]



State Table: As per state diagram

[0.25]

State Assignment:

$$S_0: `00' \quad S_1: `01' \quad S_2: `10' \quad S_3: `11'$$

Transition & Output Table: As per state table and state assignment

[0.25]

Excitation Table: As per Transition & Output Table using T flip-flop.

[0.5]

[1]

From K-map as per excitation table

$$T_2 = q_1 x + q_2 \overline{x}$$

$$T_1 = \overline{q}_1 \overline{x} + q_1 x + q_2 \overline{q}_1$$
OR

[1]

$$\mathbf{T}_1 = \overline{q}_1 \, \overline{x} + q_1 x + q_2 \, x$$

$$\mathbf{Z} = q_2 q_1 \overline{\mathbf{x}} \tag{0.5}$$

Circuit Diagram: As per the expression

[1]

#### 6) b) Synchronous counter that goes through states 0, 1, 2, 5, 6, 7, 0, 1... using J-K Flip-Flops

#### **Excitation Table:**

[1.5]

| Present State | Next state    | Requ                          | ired Excitat | ions        |
|---------------|---------------|-------------------------------|--------------|-------------|
| $Q_3 Q_2 Q_1$ | $Q_3 Q_2 Q_1$ | J <sub>3</sub> K <sub>3</sub> | $J_2$ $K_2$  | $J_1$ $K_1$ |
| 0 0 0         | 0 0 1         | 0 X                           | 0 X          | 1 X         |
| 0 0 1         | 0 1 0         | 0 X                           | 1 X          | X 1         |
| 0 1 0         | 1 0 1         | 1 X                           | X 1          | 1 X         |
| 1 0 1         | 1 1 0         | X 0                           | 1 X          | X 1         |
| 1 1 0         | 1 1 1         | X 0                           | X 0          | 1 X         |
| 1 1 1         | 0 0 0         | X 1                           | X 1          | X 1         |

#### From K-map:

$$J_3 = Q_2 K_3 = Q_2 Q_1$$
 [0.5]

$$J_{2} = Q_{1}$$

$$K_{2} = \overline{Q}_{3} + Q_{1}$$

$$J_{1} = 1$$
[0.5]

$$J_1 = 1$$
 $K_1 = 1$ 
[0.5]

Circuit: As per the expression.

[1]

#### 6) c) Før 4x1 MUX

$$F = \bar{S}_1 \, \bar{S}_0 I_0 + \bar{S}_1 S_0 \, I_1 + S_1 \, \bar{S}_0 \, I_2 + S_1 \, S_0 \, I_3$$
 [0.5]

So, 
$$F = \overline{A}\overline{B}C + \overline{A}BC + A\overline{B}\overline{C} + AB\overline{C}$$
  
=  $A \oplus C$  [1]

Circuit diagram:

[0.5]



## 7) a) JK Flip-Flop using a T Flip-Flop and basic gate:

From excitation table :  $T = J\overline{Q} + KQ$ 

[2]

#### Circuit diagram:

[2]



Page 8 of 10

# 7) b) Counter type A/D converter:



Explanation: Explanation of working in brief

[1.5]

[2]

Drawback:

[0.5]

Analog to Digital Conversion time varies with the magnitude of the input analog signal.

7) c) Storage capacity of memory = 
$$2^{20}$$
 x 8 bits  
=  $2^{20}$  Bytes  
= 1MB

8) a) A decoder is a logic circuit that converts an n-bit binary input code into 2<sup>n</sup> output lines, such that each output line will be activated for only one of the possible combinations of inputs. [0.5]



Implementation of 4-16 line decoder using only 2-4 line decoders

[3]

# 8) b) $F(A,B,C,D) = \sum m(2,3,4,5,6,7,10,11,14)$

# Truth Table:

1

1

1

0

0

0

0

0

0

F=0

 $F=\overline{D}$ 

|      | F | D | C | В   | Α |
|------|---|---|---|-----|---|
|      | 0 | 0 | 0 | . 0 | 0 |
| F=0  | 0 | 1 | 0 | 0   | 0 |
|      | 1 | 0 | 1 | 0   | 0 |
| F=1  | 1 | 1 | 1 | 0   | 0 |
| F=1  | 1 | 0 | 0 | 1   | 0 |
|      | 1 | 1 | 0 | 1   | 0 |
| F= 1 | 1 | 0 | 1 | 1   | 0 |
|      | 1 | 1 | 1 | 1   | 0 |
| F=0  | 0 | 0 | 0 | 0   | 1 |
|      | 0 | 1 | 0 | 0   | 1 |
| F=1  | 1 | 0 | 1 | 0   | 1 |
|      | 1 | 1 | 1 | 0   | 1 |

## Circuit Diagram:





# 8) c) Q:1 0 1 0 1 0 1 0......

• Flip-flop is in toggle mode

[1]

[2]

[1]

